主要论文
|
Xiao Ming Xiong and Ernest S. Kuh, “The Scan Line Approach to Power and Ground Routing’” Digest of Technical Papers, IEEE International Conference on Computer-Aided Design, November 1986, pp. 6-9.
Xiao-Ming Xiong and Ernest S. Kuh, “Nutcracker: an Efficient and Intelligent Channel Spacer,” Proc. of 24th Design Automation Conference, June 1987, pp. 298-304.
Xiao-Ming Xiong, “Optimized One-Dimensional Compaction of Building-Block Layout,” Technical Report, Memo. No. UCB/ERL M87/45, May 1987.
Wei-Ming Dai, Xiao-Ming Xiong et al, “BEAR: a New Building-Block Layout System,” Digest of Technical Papers, IEEE International Conference on Computer-Aided Design, November 1987, pp. 34-37.
Xiao-Ming Xiong and Ernest S. Kuh, “The Constrained Via Minimization Problem for PCB and VLSI Design,” Proc. of 25th Design Automation Conference, June 1988, pp. 573-578.
Xiao-Ming Xiong, “A New Algorithm for Topological Routing and Via Minimization,” Digest of Technical Papers, IEEE International Conference on Computer-Aided Design, November 1988, pp. 410-413.
Xiao-Ming Xiong and Ernest S. Kuh, “A Unified Approach to the Via Minimization Problem,” IEEE Trans. on Circuits and Systems, Vol. 36, No. 2, February 1989, pp. 190-204.
Xiao-Ming Xiong and Ernest S. Kuh, “Geometric Compaction of Building-Block Layout,” Proc. of Custom Integrated Circuits Conference, May 1989, pp. 17.6.1-17.6.4.
Xiao-Ming Xiong, Dan Green, John Hardin and Lawrence Riedel, “Automatic Signal Net-Matching for VLSI Layout Design,” Proc. of IEEE International Conference on Computer Design, October 1989, pp. 524-527.
Xiao-Ming Xiong, “Two-Dimensional Compaction for Placement Refinement,” Digest of Technical Papers, IEEE International Conference on Computer-Aided Design, November 1989, pp. 136-139.
Xiao-Ming Xiong and Ernest S. Kuh, “Geometric Approach to VLSI Layout Compaction’” International Journal of Circuit Theory and Applications, Vol. 18, 1990, pp. 411-430.
Xiao-Ming Xiong and Albert Chiu, “Efficient and Accurate Annotation of ECL Designs,” Proc. of the Third Physical Design Workshop, May 1991, Laurel Highlands, Pennsylvania.
Xiao-Ming Xiong, “Routability Design for Sea-of-Cells,” Proc. of Fourth Annual IEEE International ASIC Conference and Exhibit, September 1991, pp. 14.3.1-14.3.4.
J. W. Chung, R. Carragher, C. K. Cheng and X.-M. Xiong, “Performance Driven Routing Algorithm for Electronic Interconnects,” Proc. of International Workshop on Layout Synthesis, Research Triangle Park, North Carolina, May 1992, pp. 155-157.
Xiao-Ming Xiong, John Hardin and Chung-Kuan Cheng, “PAS: A Stand Alone Placement Annotation System for High Speed Designs,” IEEE Custom Integrated Circuits Conf., May 1993, pp. 9.1.1-5.
Robert J. Carragher, Chung-Kuan Cheng and Xiao-Ming Xiong, “The Net Matching Problem in High Performance Microelectronics Design,” Proc. of the Third International Conference on CAD and Computer Graphics, Beijing, China, August 1993, pp. 546-561.
Xiao-Ming Xiong and Chung-Kuan Cheng, “Interconnect and Output Driver Modeling of High Speed Designs,” IEEE Int. Conf. on ASIC, September 1993, pp. 507-510.
Robert J. Carragher, Chung-Kuan Cheng, Xiao-Ming Xiong and Ramamohan Paturi, “Solving the Net Matching Problem in High-Performance Chip Design,” IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Vol. 15, No. 8, August 1996. |